臺大學術典藏 |
2006 |
A 5.3GHz low-phase-noise LC VCO with harmonic filtering resistor
|
Wang, Le; Upadhyaya, P.; Sun, Pinping; Zhang, Yang; Heo, Deukhyoun; Chen, Yi-Jan Emery; Jeong, Dongho; Wang, Le; Upadhyaya, P.; Sun, Pinping; Zhang, Yang; Heo, Deukhyoun; Chen, Yi-Jan Emery; Jeong, DongHo |
國立交通大學 |
2014-12-08T15:36:49Z |
A 5.4 mu W Soft-Decision BCH Decoder for Wireless Body Area Networks
|
Yang, Chia-Hsiang; Huang, Ting-Ying; Li, Mao-Ruei; Ueng, Yeong-Luh |
臺大學術典藏 |
2018-09-10T14:57:53Z |
A 5.4 μw soft-decision bch decoder for wireless body area networks
|
Yang, C.-H.;Huang, T.-Y.;Li, M.-R.;Ueng, Y.-L.; Yang, C.-H.; Huang, T.-Y.; Li, M.-R.; Ueng, Y.-L.; CHIA-HSIANG YANG |
臺大學術典藏 |
2005-06 |
A 5.4-mW LNA using 0.35- /spl mu/m SiGe BiCMOS technology for 3.1-10.6-GHz UWB wireless receivers
|
Tsai, Ming-Da; Lin, Kun-You; Wang, Huei; Tsai, Ming-Da; Lin, Kun-You; Wang, Huei |
國立臺灣大學 |
2005-06 |
A 5.4-mW LNA using 0.35- /spl mu/m SiGe BiCMOS technology for 3.1-10.6-GHz UWB wireless receivers
|
Tsai, Ming-Da; Lin, Kun-You; Wang, Huei |
臺大學術典藏 |
2018-09-10T06:37:56Z |
A 5.5-GHz 16-mW fast-locking frequency synthesizer in 0.18-μm CMOS
|
W.-H. Chiu; T.-S. Chan; T.-H. Lin; TSUNG-HSIEN LIN |
臺大學術典藏 |
2020-06-11T06:16:49Z |
A 5.5-GHz multi-mode power amplifier with reconfigurable output matching network
|
Chen, H.-S.;Hsieh, Y.-K.;Lu, L.-H.; Chen, H.-S.; Hsieh, Y.-K.; Lu, L.-H.; LIANG-HUNG LU |
國立臺灣科技大學 |
2007 |
A 5.6 GHz balanced Colplitts QVCO with back-gate coupling technique
|
Chen H.-M.; Jhuang Y.-D.; Lin J.-C.; Jang S.-L. |
國立臺灣科技大學 |
2009-04 |
A 5.6 GHz Low Power Balanced VCO in 0.18 $mu$m CMOS
|
Sheng-Lyang Jang;Cheng-Chen Liu;Chun-Yi Wu;Miin-Horng Juang |
中國醫藥大學 |
2008-07 |
A 5.6 Mb deletion in 15q14 in a boy with speech and language disorder, cleft palate, epilepsy, a ventricular septal defect, mental retardation and developmental delay.
|
陳持平(Chih-Ping Chen)*; (Shuan-Pei Lin); 蔡輔仁(Fuu-Jen Tsai); (Schu-Rern Chern); (Chen-Chi Lee); (Wayseen Wang) |
國立臺灣科技大學 |
2013 |
A 5.6-GHz 1-V low power balanced colpitts VCO in 0.18-μm CMOS process
|
Huang, J.-F.;Lai, W.-C.;Huang, K.-J. |
亞洲大學 |
2008-07 |
A 5.6-Mb deletion in 15q14 in a boy with speech and language disorder, cleft palate, epilepsy, a ventricular septal defect, mental retardation and developmental delay
|
Chen, CP (Chen, Chih-Ping); Lin, SP (Lin, Shuan-Pei); Tsai, FJ (Tsai, Fuu-Jen); Chern, SR (Chern, Schu-Rern); Lee, CC (Lee, Chen-Chi); Wang, W (Wang, Wayseen) |
國立交通大學 |
2014-12-08T15:18:53Z |
A 5.7 GHz Gilbert upconversion mixer with an LC current combiner output using 0.35 mu m SiGe HBT technology
|
Wu, TH; Meng, CC; Huang, GW |
國立臺灣大學 |
2002 |
A 5.7 GHz interpolative VCO using InGaP/GaAs HBT technology
|
Yu, Shih-An; Meng, Chin-Chun; Lu, Shey-Shi |
國立成功大學 |
2003-12 |
A 5.7-GHz 0.18-mu m CMOS gain-controlled differential LNA with current reuse for WLAN receiver
|
Chu, Yuan-Kai; Liao, Che-Hong; Chuang, Huey-Ru |
東海大學 |
2009 |
A 5.7-GHz low-noise amplifier with source-degenerated active inductor
|
Chu, C.-H., Huang, I.-L., Lin, Y.-H., Gong, J. |
國立臺灣大學 |
2009 |
A 5.79 dB NF, 30-GHz-Band Monolithic LNA with 10 mW Power Consumption in Standard 0.18 μm CMOS Technology
|
Chen, Chi-Chen; Lin, Yo-Sheng; Huang, Guo-Wei; Lu, Shey-Shi |
國立暨南國際大學 |
2009 |
A 5.79-dB NF, 30-GHz-BAND MONOLITHIC LNA WITH 10 mW POWER CONSUMPTION IN STANDARD 0.18-mu m CMOS TECHNOLOGY?
|
陳志成?; Chen, CC |
國立暨南國際大學 |
2009 |
A 5.79-dB NF, 30-GHz-BAND MONOLITHIC LNA WITH 10 mW POWER CONSUMPTION IN STANDARD 0.18-mu m CMOS TECHNOLOGY?
|
林佑昇?; Lin, YS |
國立交通大學 |
2014-12-08T15:24:02Z |
A 5.79-Gb/s Energy-Efficient Multirate LDPC Codec Chip for IEEE 802.15.3c Applications
|
Yen, Shao-Wei; Hung, Shiang-Yu; Chen, Chih-Lung; Chang, Hsie-Chia; Jou, Shyh-Jye; Lee, Chen-Yi |
元智大學 |
2004-09 |
A 5.8 GHz Low-Power, Low-Phase-Noise CMOS LC VCO for IEEE 802.11a Applications
|
吳紹懋; 林昀賢 |
國立交通大學 |
2016-03-28T00:04:19Z |
A 5.8 mW Continuous-Time Delta Sigma Modulator With 20 MHz Bandwidth Using Time-Domain Flash Quantizer
|
Chen, Zong-Yi; Hung, Chung-Chih |
國立臺灣科技大學 |
2016 |
A 5.8-GHz CMOS low-power active mixer featuring high conversion gain and low LO driving power
|
Chang, S.-H;Huang, J.-K;Tsneg, C.-H. |
元智大學 |
2003-09 |
A 5.8-GHz CMOS VCO with Injection-locked frequency divider for IEEE 802.11a application
|
吳紹懋; 陳威良 |
元智大學 |
2003-08 |
A 5.8-GHz Fractional-N Frequency Synthesizer for IEEE 802.11a Application
|
吳紹懋; 陳威良; 林昀賢 |
國立臺灣科技大學 |
2011 |
A 5.8-GHz FREQUENCY SYNTHESIZER CHIP DESIGN FOR WORLDWIDE INTEROPERABILITY FOR MICROWAVE ACCESS APPLICATION
|
Huang, J.F.;Shih, C.W.;Liu, R.Y. |
國立臺灣科技大學 |
2014 |
A 5.8-GHz frequency synthesizer with dynamic current-matching charge pump linearization technique and an average varactor circuit
|
Huang J.-F., Yang J.-L., Chen K.-L. |
臺大學術典藏 |
2018-09-10T07:35:50Z |
A 5.8-GHz GaAs based HBT amplifier with novel RF ESD protection
|
Huang, B.-J.;Lin, K.-Y.;Chiong, C.-C.;Wang, H.; Huang, B.-J.; Lin, K.-Y.; Chiong, C.-C.; Wang, H.; KUN-YOU LIN |
元智大學 |
2003-06 |
A 5.8-GHz high efficient, low power, low phase noise CMOS VCO for IEEE 802.11a
|
吳紹懋; Ron-Yi Liu; Wei-Liang Chen |
國立臺灣科技大學 |
2016 |
A 5.8-GHz radar sensor chip in 0.18-μm CMOS for non-contact vital sign detection
|
Huang, J.-K;Tseng, C.-H. |
臺大學術典藏 |
2002-06 |
A 5.8-GHz two-stage high-linearity low-voltage low noise amplifier in a 0.35-/spl mu/m CMOS technology
|
Liu, Ren-Chieh; Lee, Chung-Rung; Wang, Huei; Wang, Chorng-Kuang; Liu, Ren-Chieh; Lee, Chung-Rung; Wang, Huei; Wang, Chorng-Kuang |
國立臺灣大學 |
2002-06 |
A 5.8-GHz two-stage high-linearity low-voltage low noise amplifier in a 0.35-/spl mu/m CMOS technology
|
Liu, Ren-Chieh; Lee, Chung-Rung; Wang, Huei; Wang, Chorng-Kuang |
元智大學 |
2002-08 |
A 5.8Ghz CMOS RF Image-Rejection Receiver Front-end using 90-degree Delayed-Lock Loop
|
吳紹懋; Ron-Yi Liu; Sin-Yu Chen |
元智大學 |
2003-10 |
A 5.8GHz delta-sigma fractional-N frequency synthesizer for IEEE 802.11a applications
|
吳紹懋; 劉榮宜; 陳威良 |
臺大學術典藏 |
2018-09-10T08:14:45Z |
A 5.8mW 3GPP-LTE compliant 8×8 MIMO sphere decoder chip with soft-outputs
|
Yang, C.-H.;Yu, T.-H.;Markovi?, D.; Yang, C.-H.; Yu, T.-H.; Markovi?, D.; CHIA-HSIANG YANG |
國立交通大學 |
2019-09-02T07:45:41Z |
A 50 Gb/s Adaptive ADFE with SNR Based Power Management for 2-PAM Systems
|
Ng, Chee-Kit; Lin, Yu-Chun; Jou, Shyh-Tye |
國立交通大學 |
2019-10-05T00:09:47Z |
A 50 Gb/s Adaptive Dual Data-Paths NS-EICL ADFE with 50 Parallelisms for 2-PAM Systems
|
Ng, Chee-Kit; Chiu, Kang-Lun; Lin, Yu-Chun; Jou, Shyh-Jye |
國立臺灣大學 |
2008 |
A 50 GHz Divide-by-4 Injection Lock Frequency Divider Using Matching Method
|
Chuang, Mei-Chen; Kuo, Jhe-Jia; Wang, Chi-Hsueh; Wang, Huei |
國立交通大學 |
2017-04-21T06:55:43Z |
A 50 nW-to-10 mW Output Power Tri-Mode Digital Buck Converter With Self-Tracking Zero Current Detection for Photovoltaic Energy Harvesting
|
Chen, Po-Hung; Wu, Chung-Shiang; Lin, Kai-Chun |
國立臺灣大學 |
2009 |
A 50 to 70 GHz power amplifier using 90 nm CMOS technology
|
Kuo, Jing-Lin; Tsai, Zuo-Min; Lin, Kun-You; Wang, Huei |
臺大學術典藏 |
2009 |
A 50 to 70 GHz power amplifier using 90 nm CMOS technology
|
Kuo, J.-L.;Tsai, Z.-M.;Lin, K.-Y.;Wang, H.; Kuo, J.-L.; Tsai, Z.-M.; Lin, K.-Y.; Wang, H.; HUEI WANG; KUN-YOU LIN |
國立臺灣大學 |
2007 |
A 50 to 94-GHz CMOS SPDT Switch Using Traveling-Wave Concept
|
Chao, S.-F.; Wang, H.; Su, C.-Y.; Chern, J. G. J. |
國立臺灣師範大學 |
2014-10-30T09:28:45Z |
A 50-70 GHz I/Q modulator with improved sideband suppression using HPF/LPF based quadrature power splitter
|
Yi-Chien Tsai; Jing-Lin Kuo; Jeng-Han Tsai; Kun-You Lin; Huei Wang |
臺大學術典藏 |
2018-09-10T08:41:39Z |
A 50-70 GHz I/Q modulator with improved sideband suppression using HPF/LPF based quadrature power splitter
|
Tsai, Y.-C.;Kuo, J.-L.;Tsai, J.-H.;Lin, K.-Y.;Wang, H.; Tsai, Y.-C.; Kuo, J.-L.; Tsai, J.-H.; Lin, K.-Y.; Wang, H.; KUN-YOU LIN |
國立臺灣大學 |
2009 |
A 50-Gb/s 10-mW analog equalizer using transformer feedback technique in 65-nm CMOS technology
|
Lu, Jian-Hao; Liu, Shen-Iuan |
元智大學 |
2018-09-03 |
A 50-Gb/s Quarter-Rate Voltage-Mode Transmitter with Three-Tap FFE in 40-nm CMOS
|
Pen-Jui Peng; Yan-Ting Chen; Chao-Hsuan Chen; Sheng-Tsung Lai; Hsiang-En Huang; Ho-Hsuan Lu; Tsai-Chin Yu |
國立臺灣大學 |
2008-05 |
A 50-GHz divide-by-4 injection lock frequency divider using matching method
|
Chaung, Mei-Chen; Kuo, Jhe-Jia; Wang, Chi-Hseuh; Wang, Huei |
臺大學術典藏 |
2018-09-10T08:15:02Z |
A 50-mW, 386 GHz/mm2 wideband amplifier in 0.13-μm CMOS technology
|
Chen, H.-K.; Wang, T.; Lin, K.-T.; Chen, H.-C.; Lu, S.-S.; SHEY-SHI LU |
國立臺灣科技大學 |
2010 |
A 50-mW, 386 GHz/mm2 wideband amplifier in 0.13-弮m CMOS technology
|
Chen H.-K.; Wang T.; Lin K.-T.; Chen H.-C.; Lu S.-S. |
元智大學 |
2008-06 |
A 50-to-62GHz wide-locking-range CMOS injection-locked frequency divider with transformer feedback
|
蔡政翰; Yu-Hang Wong; Wei-Heng Lin; Tian-Wei Huang |