English  |  正體中文  |  简体中文  |  总笔数 :0  
造访人次 :  52182681    在线人数 :  875
教育部委托研究计画      计画执行:国立台湾大学图书馆
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
关于TAIR

浏览

消息

著作权

相关连结

跳至: [ 中文 ] [ 数字0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
请输入前几个字:   

显示项目 461066-461090 / 2348487 (共93940页)
<< < 18438 18439 18440 18441 18442 18443 18444 18445 18446 18447 > >>
每页显示[10|25|50]项目

机构 日期 题名 作者
國立臺灣大學 2008 Hardware architecture design and implementation of ray-triangle intersection with bounding volume hierarchies Chang, Chen-Haur; Lee, Chuan-Yiu; Chien, Shao-Yi
臺大學術典藏 2018-09-10T07:03:44Z Hardware architecture design and implementation of ray-triangle intersection with bounding volume hierarchies Chang, Chen-Haur; Lee, Chuan-Yiu; Chien, Shao-Yi; SHAO-YI CHIEN
臺大學術典藏 2004-05 Hardware architecture design for H.264/AVC intra frame coder Huang, Yu-Wen; Hsieh, Bing-Yu; Chen, Tung-Chien; Chen, Liang-Gee; Huang, Yu-Wen; Hsieh, Bing-Yu; Chen, Tung-Chien; Chen, Liang-Gee
國立臺灣大學 2004-05 Hardware architecture design for H.264/AVC intra frame coder Huang, Yu-Wen; Hsieh, Bing-Yu; Chen, Tung-Chien; Chen, Liang-Gee
臺大學術典藏 2018-09-10T04:47:21Z Hardware architecture design for H.264/AVC intra frame coder Huang, Y.-W.; Hsieh, B.-Y.; Chen, T.-C.; Chen, L.-G.; Huang, Y.-W.; Hsieh, B.-Y.; Chen, T.-C.; Chen, L.-G.; LIANG-GEE CHEN
臺大學術典藏 2003-05 Hardware architecture design for variable block size motion estimation in MPEG-4 AVC/JVT/ITU-T H.264 Hsieh, Bing-Yu; Chen, Liang-Gee; Wang, Tu-Chih; Huang, Yu-Wen; Wang, Tu-Chih; Hsieh, Bing-Yu; Chen, Liang-Gee; Huang, Yu-Wen
國立臺灣大學 2003-05 Hardware architecture design for variable block size motion estimation in MPEG-4 AVC/JVT/ITU-T H.264 Huang, Yu-Wen; Wang, Tu-Chih; Hsieh, Bing-Yu; Chen, Liang-Gee
臺大學術典藏 2018-09-10T04:27:46Z Hardware architecture design for variable block size motion estimation in MPEG-4 AVC/JVT/ITU-T H.264 Huang, Y.-W.; Wang, T.-C.; Hsieh, B.-Y.; Chen, L.-G.; LIANG-GEE CHEN
臺大學術典藏 2004-08 Hardware architecture design for visual processing: present and future Tseng, Po-Chih; Chen, Liang-Gee; Tseng, Po-Chih; Chen, Liang-Gee
國立臺灣大學 2004-08 Hardware architecture design for visual processing: present and future Tseng, Po-Chih; Chen, Liang-Gee
臺大學術典藏 2018-09-10T04:47:20Z Hardware architecture design for visual processing: Present and future Tseng, P.-C.; Chen, L.-G.; Tseng, P.-C.; Chen, L.-G.; LIANG-GEE CHEN
臺大學術典藏 2006-01 Hardware architecture design of an H.264/AVC video codec Chen, Tung-Chien; Lian, Chung-Jr; Chen, Liang-Gee; Chen, Tung-Chien; Lian, Chung-Jr; Chen, Liang-Gee
國立臺灣大學 2006-01 Hardware architecture design of an H.264/AVC video codec Chen, Tung-Chien; Lian, Chung-Jr; Chen, Liang-Gee
臺大學術典藏 2018-09-10T05:50:30Z Hardware architecture design of an H.264/AVC video codec Chen, T.-C.; Lian Jr.; C.; Chen, L.-G.; LIANG-GEE CHEN
國立臺灣大學 2011 Hardware architecture design of frame rate up-conversion for high definition videos with global motion estimation and compensation Hsu, Kung-Yen; Chien, Shao-Yi
臺大學術典藏 2018-09-10T08:42:33Z Hardware architecture design of frame rate up-conversion for high definition videos with global motion estimation and compensation Hsu, Kung-Yen;Chien, Shao-Yi; Hsu, Kung-Yen; Chien, Shao-Yi; SHAO-YI CHIEN
臺大學術典藏 2018-09-10T09:22:24Z Hardware architecture design of hybrid distributed video coding with frame level coding mode selection Chiu, C.-C.; Wu, H.-F.; Chien, S.-Y.; Lee, C.-H.; Somayazulu, V.S.; Chen, Y.-K.; SHAO-YI CHIEN
國立臺灣大學 2005-08 Hardware architecture design of video compression for multimedia communication systems Chien, Shao-Yi; Huang, Yu-Wen; Chen, Ching-Yeh; Chen, Homer H.; Chen, Liang-Gee
臺大學術典藏 2018-09-10T05:15:48Z Hardware architecture design of video compression for multimedia communication systems Chen, Liang-Gee; Chen, Homer H.; Chen, Ching-Yeh; Huang, Yu-Wen; LIANG-GEE CHEN; Chien, Shao-Yi; Chien, Shao-Yi; LIANG-GEE CHEN
臺大學術典藏 2007-04-19T04:02:59Z Hardware architecture for global motion estimation for MPEG-4 Advanced Simple Profile Chen, Liang-Gee;Chien, Shao-Yi;Huang, Yu-Wen;Chen, Ching-Yeh;Chao, Wei-Min; Chen, Ching-Yeh; Chien, Shao-Yi; Chao, Wei-Min; Huang, Yu-Wen; Chen, Liang-Gee
國立臺灣大學 2004-05 Hardware architecture for global motion estimation for MPEG-4 Advanced Simple Profile Chen, Ching-Yeh; Chien, Shao-Yi; Chao, Wei-Min; Huang, Yu-Wen; Chen, Liang-Gee
臺大學術典藏 2018-09-10T04:47:19Z Hardware architecture for global motion estimation for MPEG-4 advanced simple profile Chen, C.-Y.; Chien, S.-Y.; Chao, W.-M.; Huang, Y.-W.; Chen, L.-G.; Chen, C.-Y.; Chien, S.-Y.; Chao, W.-M.; Huang, Y.-W.; Chen, L.-G.; LIANG-GEE CHEN
國立交通大學 2014-12-08T15:09:16Z Hardware Architecture for High-Performance Regular Expression Matching Lee, Tsern-Huei
中華大學 2011 Hardware Architecture of Real-Time Stereoscopic Image Generation from Depth Map 鄭芳炫; Cheng, Fang Hsuan
臺大學術典藏 2018-09-10T06:30:49Z Hardware architecture to realize multi-layer image processing in real-time Fu, Li-Chen; Lu Chieh-Lun; LI-CHEN FU

显示项目 461066-461090 / 2348487 (共93940页)
<< < 18438 18439 18440 18441 18442 18443 18444 18445 18446 18447 > >>
每页显示[10|25|50]项目