English  |  正體中文  |  简体中文  |  總筆數 :2854037  
造訪人次 :  45300258    線上人數 :  1341
教育部委託研究計畫      計畫執行:國立臺灣大學圖書館
 
臺灣學術機構典藏系統 (Taiwan Academic Institutional Repository, TAIR)
關於TAIR

瀏覽

消息

著作權

相關連結

跳至: [ 中文 ] [ 數字0-9 ] [ A B C D E F G H I J K L M N O P Q R S T U V W X Y Z ]
請輸入前幾個字:   

顯示項目 90826-90850 / 2346288 (共93852頁)
<< < 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 > >>
每頁顯示[10|25|50]項目

機構 日期 題名 作者
臺大學術典藏 2018-09-10T05:15:50Z A 1.3TOPS H.264/AVC single-chip encoder for HDTV applications Chen, T.-C.; Tsai, C.-H.; Chen, C.-Y.; Chen, T.-W.; Chen, C.-S.; Shen, C.-F.; Ma, S.-Y.; Wang, T.-C.; Hsieh, B.-Y.; Fang, H.-C.; Chen, L.-G.; Huang, Y.-W.; LIANG-GEE CHEN et al.
國立臺灣大學 2006 A 1.3V Low Phase Noise 2-GHz CMOS Quadrature LC VCO Upadhyaya, Parag; Heo, Deukhyoun; Chen, Yi-Jan Emery
國立交通大學 2014-12-08T15:15:20Z A 1.45Gb/s (576,288) LDPC decoder for 802.16e standard Hung, Jui-Hui; Chen, Sau-Gee
臺大學術典藏 2020-05-04T07:53:58Z A 1.5 bit 5th order CT/DT delta sigma class D amplifier with power efficiency improvement. CHUNG-WEI LIN; Lin, Chung-Wei; Lee, Yung-Pin; Chen, Wen-Tsao
臺大學術典藏 2020-06-11T06:34:50Z A 1.5 GHz all-digital spread-spectrum clock generator Lin, S.-Y.;Liu, S.-I.; Lin, S.-Y.; Liu, S.-I.; SHEN-IUAN LIU
國立臺灣大學 2009 A 1.5 GHz phase-locked loop with leakage current suppression in 65 nm CMOS Chang, J.-Y.; Liu, S.-I.
國立交通大學 2018-08-21T05:54:00Z A 1.5 mW front-end readout circuit for a small-sized melanin sensor Cheng, Shih-Song; Huang, Sheng-Chieh; Tran, Trong-Hieu; Shao, Kai-Yu; Chao, Paul C. -P.; Chiang, Pei-Yu
國立交通大學 2017-04-21T06:49:10Z A 1.5 mW front-end readout circuit for a small-sized melanin sensor Cheng, Shih-Song; Huang, Sheng-Chieh; Tran, Trong-Hieu; Shao, Kai-Yu; Chao, Paul C. -P.; Chiang, Pei-Yu
臺大學術典藏 2021-09-02T00:04:03Z A 1.5 mW Programmable Acoustic Signal Processor for Hearing Assistive Devices with Speech Intelligibility Enhancement Lin Y.-J;Lee Y.-C;Liu H.-M;Chiueh H;Chi T.-S;Yang C.-H.; Lin Y.-J; Lee Y.-C; Liu H.-M; Chiueh H; Chi T.-S; Yang C.-H.; CHIA-HSIANG YANG
國立交通大學 2014-12-08T15:25:27Z A 1.5 to 37 GHz ultra-broadband MMIC Mouw's star mixer Chang, Chi-Yang; Liao, Ching-Ku; Niu, Dow-Chih
國立臺灣大學 1994-12 A 1.5 V 10 MHz BiCMOS quasi-digital vector modulator for wireless communication IC Su, K.W.; Chen, Y.G.; Lai, C.S.; Kuo, J.B.; Wu, J.S.; Tso, H.W.
國立臺灣大學 2004 A 1.5 V 12-bit 16 MSPS CMOS Pipelined ADC with 68 dB Liu, Ming-Huang; Ou, Wei-Yang; Su, Tsung-Yi; Huang, Kuo-Chan; Liu, Shen-Iuan
國立臺灣大學 1994-08 A 1.5 V BiCMOS dynamic subtracter circuit for low-voltage BiCMOS CPU VLSI Chen, Y.G.; Kuo, J.B.
國立臺灣大學 1997-08 A 1.5 V bootstrapped pass-transistor-based carry look-ahead circuit suitable for low-voltage CMOS VLSI Lou, J.H.; Kuo, J.B.
國立交通大學 2014-12-08T15:27:47Z A 1.5 V CMOS balanced differential switched-capacitor filter with internal clock boosters WU, CY; WEY, WS; YU, TC
國立交通大學 2014-12-08T15:27:46Z A 1.5 v CMOS current-mode cyclic analog-to-digital converter with digital error correction CHEN, CC; WU, CY; CHO, JJ
國立臺灣大學 1997-08 A 1.5 V CMOS high-speed 16-bit÷8-bit divider using the quotient-select architecture and true-single-phase bootstrapped dynamic circuit techniques suitable for low-voltage VLSI Yeh, C.C.; Lou, J.H.; Kuo, J.B.
國立臺灣大學 2008-12 A 1.5-9.6 GHz monolithic active quasi-circulator in 0.18 μm CMOS technology Shin, Shih-Chieh; Huang, Jhih-Yu; Lin, Kun-You; Wang, Huei
臺大學術典藏 2018-09-10T08:19:02Z A 1.5-mW, 23.6% Frequency Locking Range, 24-GHz Injection-Locked Frequency Divider Yen-Hung Kuo;Jeng-Han Tsai;Tian-Wei Huang; Yen-Hung Kuo; Jeng-Han Tsai; Tian-Wei Huang; TIAN-WEI HUANG
國立臺灣師範大學 2014-10-30T09:28:45Z A 1.5-mW, 23.6% frequency locking range,24-GHz injection-locked frequency divider Yen-Hung Kuo; Jeng-Han Tsai; Tian-Wei Huang
國立臺灣師範大學 2014-10-30T09:28:45Z A 1.5-mW, 23.6% frequency locking range,24-GHz injection-locked frequency divider Yen-Hung Kuo; Jeng-Han Tsai; Tian-Wei Huang
臺大學術典藏 2006-05 A 1.5-V 10-ppm//spl deg/C 2nd-order curvature-compensated CMOS bandgap reference with trimming Hsiao, Sen-Wen; Huang, Yen-Chih; Liang, David; Chen, H.W.K.; Chen, Hsin-Shu; Hsiao, Sen-Wen; Huang, Yen-Chih; Liang, David; Chen, H.W.K.; Chen, Hsin-Shu
國立臺灣大學 2006-05 A 1.5-V 10-ppm//spl deg/C 2nd-order curvature-compensated CMOS bandgap reference with trimming Hsiao, Sen-Wen; Huang, Yen-Chih; Liang, David; Chen, H.W.K.; Chen, Hsin-Shu
國立交通大學 2014-12-08T15:48:10Z A 1.5-V 3 similar to 10-GHz 0.18-mu m CMOS Frequency Synthesizer for MB-OFDM UWB Applications Huang, Zue-Der; Kuo, Fong-Wei; Wang, Wen-Chieh; Wu, Chung-Yu
臺大學術典藏 1999-05 A 1.5-V CMOS all-N-logic true-single-phase bootstrapped dynamic-logic circuit suitable for low supply voltage and high-speed pipelined system operation J. H. Lou; J. B. Kuo; JAMES-B KUO

顯示項目 90826-90850 / 2346288 (共93852頁)
<< < 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 > >>
每頁顯示[10|25|50]項目